谷歌浏览器插件
订阅小程序
在清言上使用

29.5 A 3nm 3.6ghz Dual-Port SRAM with Backend-RC Optimization and a Far-End Write-Assist Scheme

Hidehiro Fujiwara,Wei-Chang Zhao,Kinshuk Khare, Yi-Hsin Nien,Chih-Yu Lin, Cheng-Han Lin, Shan-Ru Liao, Kenta Torigoe, Shirleen Xia,Yuichiro Ishii, Yao-Yi Lin,Jhon-Jhy Liaw,Yen-Huei Chen,Hung-Jen Liao,Tsung-Yung Jonathan Chang

IEEE International Solid-State Circuits Conference(2025)

引用 0|浏览2
关键词
Dual-port SRAM,Translational Level,Complex Design,Peak Current,Density Data,Design Considerations,Operating Frequency,Voltage Difference,Circuit Design,Resistance Management,Technology Node,Layout Optimization,Sleep Mode,Test Chip,Near-side
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要